DocumentCode :
2413153
Title :
A Disturb Decoupled Column Select 8T SRAM Cell
Author :
Ramadurai, Vinod ; Joshi, Rajiv ; Kanj, Rouwaida
Author_Institution :
IBM, Essex
fYear :
2007
fDate :
16-19 Sept. 2007
Firstpage :
25
Lastpage :
28
Abstract :
This paper presents a novel 8 transistor SRAM cell that can be used for enhancing cell Vddmin at and beyond 90 nm technology nodes. This cell provides a way to eliminate the column select read disturb scenario in SRAMs which is one of the impediments to lowering cell voltage. Read disturbs to the selected cell are then minimized by relying on a sense-amp based array architecture which enables discharging the bit-line (BL) capacitance to GND during a read operation thereby enhancing its low voltage operability. The sensitivity of the cell to BL height and sense timing has been studied and the feasibility of the cell has been proved by fabricating a 32 Kb array in a 90 nm PD/SOI technology. Hardware experiments and simulation results show improvements of cell Vddmin over traditional 6T cells by more than 150 mV for 90 nm PD/SOI technology.
Keywords :
SRAM chips; transistors; PD-SOI technology; bit-line capacitance; disturb decoupled column select; transistor SRAM cell; Capacitance; Circuits; Hardware; Impedance; Isolation technology; Low voltage; Partial discharges; Random access memory; Switches; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2007. CICC '07. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-1623-3
Electronic_ISBN :
978-1-4244-1623-3
Type :
conf
DOI :
10.1109/CICC.2007.4405674
Filename :
4405674
Link To Document :
بازگشت