DocumentCode :
2413505
Title :
Optimizing memory tests by analyzing defect coverage
Author :
Jee, Alvin ; Colburn, Jonathon E. ; Irrinki, V.S. ; Puri, Mukesh
Author_Institution :
HPL Inc., San Jose, CA, USA
fYear :
2000
fDate :
2000
Firstpage :
20
Lastpage :
25
Abstract :
This paper describes how analyzing the defect coverage of memory tests can lead to optimized test coverage and rest application time before the device reaches production. A 9-port embedded SRAM will be used as the example memory for this paper. We will analyze four different functional tests and show that using just two of the four tests provides nearly all the defect coverage of all four tests, but requires a fraction of the test application time. We will also show that a more complete test set should contain non-simultaneous port accesses and time-dependent tests
Keywords :
SRAM chips; integrated circuit testing; integrated memory circuits; defect coverage; embedded SRAM; memory tests; port accesses; Circuit faults; Decoding; Electrical fault detection; Fault detection; Large scale integration; Logic arrays; Manufacturing; Production; Random access memory; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Memory Technology, Design and Testing, 2000. Records of the 2000 IEEE International Workshop on
Conference_Location :
San Jose, CA
ISSN :
1087-4852
Print_ISBN :
0-7695-0689-5
Type :
conf
DOI :
10.1109/MTDT.2000.868611
Filename :
868611
Link To Document :
بازگشت