Title :
SPIN: a scalable, packet switched, on-chip micro-network
Author :
Adriahantenaina, Adrijean ; Charlery, Hervé ; Greiner, Alain ; Mortiez, Laurent ; Zeferino, Cesar Albenes
Abstract :
This paper presents the SPIN micro-network that is a generic, scalable interconnect architecture for system on chip. The SPIN architecture relies on packet switching and point-to-point bi-directional links between the routers implementing the micro-network. SPIN gives the system designer the simple view of a single shared address space and provides a variable number of VCI compliant communication interfaces for both initiators (masters) and targets (slaves). Performance comparisons between a classical PI-bus based interconnect and the SPIN micro-network are analyzed.
Keywords :
embedded systems; integrated circuit design; integrated circuit interconnections; network routing; packet switching; system-on-chip; SPIN micro-network; communication interface; embedded system; interconnect architecture; network router; network-on-chip; packet switching; point-to-point bi-directional link; system design; system-on-chip; Bidirectional control; Delay; Embedded system; Master-slave; Network-on-a-chip; Packet switching; Performance analysis; Protocols; Space technology; System-on-a-chip;
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2003
Print_ISBN :
0-7695-1870-2
DOI :
10.1109/DATE.2003.1253808