DocumentCode :
2413914
Title :
A Current-mode ADC with Current Exchanging and Averaging Capabilities by Switching the Currents and Calculating Data in the Digital Domain
Author :
Yoshii, N. ; Mizutani, K. ; Sugimoto, Y.
Author_Institution :
Chuo Univ., Tokyo
fYear :
2007
fDate :
16-19 Sept. 2007
Firstpage :
209
Lastpage :
212
Abstract :
A 2 V, 25 MS/s, current-mode and pipelined analog-to-digital converter (ADC) which realizes a 1.5-bit bit-block architecture and uses a front-end current-mode sample-and-hold (S/H) circuit is described. In order to obtain the precise output current without suffering from poor current mismatch in a bit-block, the input and output currents in a current-mirror circuit are exchanged at every clock period. This produces signal currents at the output of a bit-block with positive and negative mismatch errors in turn. Since the analog-to-digital (A-D) converted digital codes of a bit-block contain these positive and negative mismatch errors, the errors are canceled out by taking the average of the consecutive digital codes at the output part of the ADC. A current-mode ADC using this proposed scheme has been fabricated by using 0.25 mum CMOS devices. The results show that the effective number of bits (ENOB) is 7.6, that the spurious-free dynamic range (SFDR) is 48 dB, with a 20 MHz clock from a 2 V supply voltage.
Keywords :
CMOS integrated circuits; analogue-digital conversion; current mirrors; current-mode circuits; sample and hold circuits; CMOS devices; bit-block architecture; current averaging; current exchanging; current-mirror circuit; current-mode ADC; current-mode analog-to-digital converter; digital codes; digital domain; effective number of bits; frequency 20 MHz; front-end current-mode circuit; negative mismatch errors; pipelined analog-to-digital converter; positive mismatch errors; sample-and-hold circuit; size 0.25 mum; spurious-free dynamic range; voltage 2 V; word length 1.5 bit; Analog-digital conversion; Clocks; Current mode circuits; Dynamic voltage scaling; Impedance; Large scale integration; Signal processing; Switches; Switching circuits; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2007. CICC '07. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-1623-3
Electronic_ISBN :
978-1-4244-1623-3
Type :
conf
DOI :
10.1109/CICC.2007.4405715
Filename :
4405715
Link To Document :
بازگشت