DocumentCode :
2414206
Title :
A 0.22 nJ/b/iter 0.13 μm turbo decoder chip using inter-block permutation interleaver
Author :
Wong, Cheng-Chi ; Tang, Cheng-Hao ; Lai, Ming-Wei ; Zheng, Yan-Xiu ; Lin, Chien-Ching ; Chang, Hsie-Chia ; Lee, Chen-Yi ; Su, Yu.-T.
Author_Institution :
Nat. Chiao Tung Univ., Hsinchu
fYear :
2007
fDate :
16-19 Sept. 2007
Firstpage :
273
Lastpage :
276
Abstract :
This paper presents a high speed turbo decoder containing 32 MAP decoders with a inter-block permutation interleaver. The proposed butterfly network guarantees contention-free property and promises parallel processing of turbo decoder without performance degradation. In addition, our approach also features a relocated radix-2 x 2 ACS structure to reduce the critical path delay. After manufacturing by 0.13 μm CMOS process, the test results show the energy efficiency is 0.22 nJ/b/iter in the 160 Mb/s data rate.
Keywords :
CMOS integrated circuits; decoding; parallel processing; turbo codes; CMOS; bit rate 160 Mbit/s; butterfly network; contention-free property; inter-block permutation interleaver; maximum a posteriori probability decoder; parallel processing; size 0.13 μm; turbo decoder chip; Circuits; Degradation; Delay; Energy efficiency; Interleaved codes; Iterative decoding; Manufacturing processes; Parallel processing; Throughput; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2007. CICC '07. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-0786-6
Electronic_ISBN :
978-1-4244-1623-3
Type :
conf
DOI :
10.1109/CICC.2007.4405731
Filename :
4405731
Link To Document :
بازگشت