DocumentCode :
2414287
Title :
Enhanced endurance of dual-bit SONOS NVM cells using the GIDL read method
Author :
Padilla, Alvaro ; Lee, Sunyeong ; Carlton, David ; Liu, Tsu-Jae King
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Univ. of California at Berkeley, Berkeley, CA
fYear :
2008
fDate :
17-19 June 2008
Firstpage :
142
Lastpage :
143
Abstract :
Gate-induced drain leakage (GIDL) current is demonstrated to be more sensitive to charge stored locally within the gate-dielectric stack, as compared with the transistor threshold voltage (VT). Thus the sensing of GIDL rather than VT is advantageous for dual-bit SONOS NVM cell read operation, not only because it mitigates the complementary-bit disturb (CBD) issue and hence facilitates gate-length scaling, but also because it allows for reductions in stored charge and hence lower program/erase voltages for improved endurance.
Keywords :
dielectric materials; leakage currents; random-access storage; semiconductor-insulator-semiconductor devices; GIDL read method; complementary-bit disturb issue; dual-bit SONOS NVM cells; gate-dielectric stack; gate-induced drain leakage current; gate-length scaling; program/erase voltages; stored charge; transistor threshold voltage; Charge measurement; Current measurement; Electrodes; Electronic mail; Electrons; FinFETs; Nonvolatile memory; Pulse measurements; SONOS devices; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 2008 Symposium on
Conference_Location :
Honolulu, HI
Print_ISBN :
978-1-4244-1802-2
Electronic_ISBN :
978-1-4244-1803-9
Type :
conf
DOI :
10.1109/VLSIT.2008.4588595
Filename :
4588595
Link To Document :
بازگشت