Title :
Evolving challenges and techniques for nanometer SoC clock network synthesis
Author :
Roy, Sandip ; Mattheakis, Pavlos M. ; Masse-Navette, Laurent ; Pan, David Z.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Texas at Austin, Austin, TX, USA
Abstract :
With continued technology scaling, increased variability effects and growing design complexity, the problem of clock network synthesis is becoming more challenging. In this paper, we discuss the key issues encountered while synthesizing the clock network. Furthermore, we present a clock tree resynthesis methodology to address some of the above challenges. It involves incremental modification on an already synthesized/routed clock tree for multi-corner multi-mode timing closure and has been validated on industrial designs using cutting-edge technology nodes.
Keywords :
VLSI; clock distribution networks; integrated circuit design; nanoelectronics; system-on-chip; clock tree resynthesis methodology; cutting-edge technology nodes; industrial designs; multicorner multimode timing closure; nanometer SoC clock network synthesis; synthesized routed clock tree; Clocks; Delays; Network synthesis; Optimization; Routing; Synchronization;
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2014 12th IEEE International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4799-3296-2
DOI :
10.1109/ICSICT.2014.7021158