DocumentCode :
241548
Title :
Graph sparsification approaches to scalable integrated circuit modeling and simulations
Author :
Zhuo Feng ; Xueqian Zhao ; Lengfei Han
Author_Institution :
Dept. of Electr. & Comput. Eng., Michigan Technol. Univ., Houghton, MI, USA
fYear :
2014
fDate :
28-31 Oct. 2014
Firstpage :
1
Lastpage :
4
Abstract :
Unlike traditional fast SPICE simulation techniques that rely on a variety of approximation approaches to trade off simulation accuracy for greater speed, SPICE-accurate integrated circuit (IC) simulations can truthfully predict circuit electrical behaviors, and therefore become indispensable for verification of large IC designs. Post-layout SPICE-accurate simulation should be able to encapsulate multi-million or even multi-billion devices that are coupled through complex parasitics and become an essential procedure for verification of nowadays nano-scale IC designs. Although many efficient numerical methods have been developed and adopted in the state-of-the-art SPICE-accurate circuit simulators for solving large sparse matrices involved in IC simulations, existing simulators may not be capable of handling extremely large-scale post-layout ICs in that the computation and memory cost can increase exponentially with the increase of circuit sizes and parasitics components. This paper introduces our recent effort in developing “truly scalable” SPICE-accurate nonlinear circuit simulation methods that can scale comfortably with extremely large-scale post-layout IC designs without sacrificing accuracy.
Keywords :
SPICE; approximation theory; circuit simulation; encapsulation; graph theory; integrated circuit layout; integrated circuit modelling; sparse matrices; IC simulation; approximation approach; circuit electrical behavior prediction; encapsulation; graph sparsification approach; large-scale post-layout IC design; nanoscale IC design; numerical method; parasitics component; post-layout SPICE-accurate simulation technique; scalable integrated circuit modeling; scalable integrated circuit simulation; sparse matrices; Integrated circuit interconnections; Integrated circuit modeling; Jacobian matrices; Nonlinear circuits; Reliability; Sparse matrices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2014 12th IEEE International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4799-3296-2
Type :
conf
DOI :
10.1109/ICSICT.2014.7021195
Filename :
7021195
Link To Document :
بازگشت