DocumentCode :
2415584
Title :
Optimization of SC ΣΔ modulators based on worst-case-aware Pareto-optimal fronts
Author :
Zou, Jun ; Graeb, Helmut ; Mueller, Daniel ; Schlichtmann, Ulf
Author_Institution :
Tech. Univ. Muenchen, Muenchen
fYear :
2007
fDate :
16-19 Sept. 2007
Firstpage :
607
Lastpage :
610
Abstract :
This paper presents an optimization method for switched-capacitor σ-δ modulators. The SNR performance is maximized while considering the performance capability of the critical building block, i.e. the Op Amp. Performance space exploration is applied to find the feasible region of the building block´s performance, which is represented by a Pareto-optimal front. Through worst-case analysis on design points of the nominal Pareto front, a worst-case-aware Pareto-optimal front can be computed. The maximized SNR and the corresponding yield will be presented. The proposed optimization process is efficient and can be accomplished in some hours.
Keywords :
σ-δ modulation; Pareto optimisation; modulators; switched capacitor networks; optimization method; signal-to-noise ratio; switched-capacitorσ-δ modulator; worst-case-aware Pareto-optimal front; Analog-digital conversion; Circuit simulation; Delta-sigma modulation; Design optimization; Operational amplifiers; Optimization methods; Pareto analysis; Signal to noise ratio; Space exploration; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2007. CICC '07. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-0786-6
Electronic_ISBN :
978-1-4244-1623-3
Type :
conf
DOI :
10.1109/CICC.2007.4405805
Filename :
4405805
Link To Document :
بازگشت