DocumentCode :
2415648
Title :
Standard Cell and Custom Circuit Optimization using Dummy Diffusions through STI Width Stress Effect Utilization
Author :
Topaloglu, Rasit Onur
Author_Institution :
Univ. of California at San Diego, La Jolla
fYear :
2007
fDate :
16-19 Sept. 2007
Firstpage :
619
Lastpage :
622
Abstract :
Starting at the 65 nm node, stress engineering to improve performance of transistors has been a major industry focus. An intrinsic stress source - shallow trench isolation - has not been fully utilized up to now for circuit performance improvement. In this paper, we present a new methodology that enables the exploitation of STI stress for performance improvement of standard cells and custom integrated circuits. We start with process simulation of a 65 nm STI technology, and generate mobility models for STI stress based on these simulations. Based on these models, we are able to perform STI stress-aware modeling and simulation using SPICE. We then present our optimization of STI stress in standard-cell and custom designs using active-layer (dummy) fill insertion to alter the STI widths. Circuit level experimental results are based on a miscellaneous ring oscillator, which is known to correlate well to silicon. Using a generic 65 nm cell library, we show that the STI-optimized designs provide up to 8% improvement in clock frequency. The frequency improvement through exploitation of STI stress comes at practically zero cost with respect to area and wire length.
Keywords :
SPICE; application specific integrated circuits; integrated circuit modelling; isolation technology; semiconductor process modelling; SPICE; STI width stress effect utilization; active-layer fill insertion; clock frequency; custom circuit optimization; custom integrated circuit; dummy diffusion; intrinsic stress source; mobility models; process simulation; ring oscillator; shallow trench isolation; simulation program with integrated circuit emphasis; size 65 nm; standard cell optimization; stress engineering; stress-aware modeling; Application specific integrated circuits; Circuit optimization; Circuit simulation; Design optimization; Frequency; Integrated circuit technology; Isolation technology; Ring oscillators; SPICE; Stress;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2007. CICC '07. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-1623-3
Electronic_ISBN :
978-1-4244-1623-3
Type :
conf
DOI :
10.1109/CICC.2007.4405808
Filename :
4405808
Link To Document :
بازگشت