Title :
Implementation of LDPC Encoding to DTMB Standard Based on FPGA
Author :
Ouyang, Xiang ; Ruan, Changcheng ; Zheng, Lingxiang
Abstract :
In this paper, an implementation of Low-Density Parity-Check (LDPC) encoder is introduced, which meets the demand of Chinese Digital Terrestrial Multimedia Broadcasting (DTMB) standard. A design of the LDPC encoder which uses a partially-parallel encoding structure based on the Shift Register Adder Accumulator (SRAA) circuit is studied according to the irregular quasi-cyclic characteristic of LDPC encoding specified by the standard. Then we use the FPGA to implement the design. The simulation and implementation results show that the design meets the requirement of DTMB standard and reduces the resource usage.
Keywords :
Educational institutions; Encoding; Field programmable gate arrays; Generators; Multimedia communication; Parity check codes; Registers; DTMB; LDPC codes; SRAA circuit; partially-parallel encoding;
Conference_Titel :
Computer and Information Science (ICIS), 2011 IEEE/ACIS 10th International Conference on
Conference_Location :
Sanya, China
Print_ISBN :
978-1-4577-0141-2
DOI :
10.1109/ICIS.2011.44