Title :
ASIC Design and Verification in an FPGA Environment
Author :
Markovic, Dejan ; Chang, Chen ; Richards, Brian ; So, Hayden ; Nikolic, Borivoje ; Brodersen, Robert W.
Author_Institution :
California Univ., Los Angeles
Abstract :
A unified algorithm-architecture-circuit co-design environment for dedicated signal processing hardware is presented. The approach is based on a single design description in the graphical Matlab/Simulink environment that is used for FPGA emulation, ASIC design, verification and chip testing. This unified description enables system designer with a visibility through several layers of design hierarchy down to circuit level to select the optimal architecture. The tool flow propagates up circuit-level performance and power estimates to rapidly evaluate architecture-level tradeoffs. The common Simulink design description minimizes errors in translation of the design between different descriptions, and eases the verification burden. The FPGA used for emulation can be used as a low-cost tool for testing of the fabricated ASIC. The approach is demonstrated on an ASIC for 4times4 MIMO signal processing.
Keywords :
application specific integrated circuits; field programmable gate arrays; hardware description languages; logic design; signal processing; ASIC design; ASIC verification; FPGA; MIMO signal processing; Matlab; Simulink e; architecture-level tradeoff; circuit-level performance; dedicated signal processing hardware; power estimate; single design description; unified algorithm-architecture-circuit co-design environment; Algorithm design and analysis; Application specific integrated circuits; Circuit testing; Emulation; Field programmable gate arrays; Hardware design languages; Logic design; Logic testing; Signal design; Signal processing algorithms;
Conference_Titel :
Custom Integrated Circuits Conference, 2007. CICC '07. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-1623-3
Electronic_ISBN :
978-1-4244-1623-3
DOI :
10.1109/CICC.2007.4405836