Title :
A 14b 200MHz power-efficient pipelined flash-SAR ADC
Author :
Jifang Wu ; Fule Li ; Weitao Li ; Chun Zhang ; Zhihua Wang
Author_Institution :
Tsinghua Nat. Lab. for Inf. Sci. & Technol. Inst. of Microelectron., Tsinghua Univ., Beijing, China
Abstract :
This paper presents a 14-bit 200MHz power-efficient pipelined flash-SAR ADC. A 5-bit front-end without a dedicated sample-and-hold amplifier (SHA) is adopted in the first stage. A 10-bit flash-SAR ADC which is composed of a 3.5-bit flash ADC and a 7-bit asynchronous SAR ADC is used as the second stage. To achieve high performance with high power-efficiency in the proposed ADC, correlated level-shifting (CLS), range-scaling and capacitor sharing techniques are employed. The ADC is designed using a 65nm CMOS technology. Transient simulations with noise demonstrate that the ADC achieves a SNDR of 75.86 dB and a SFDR of 87.1 dB with an input frequency of 93.19MHz. The ADC core consumes 11.4 mW at a 1.2V supply voltage.
Keywords :
CMOS integrated circuits; analogue-digital conversion; asynchronous circuits; flip-flops; CLS; CMOS technology; SHA; asynchronous SAR ADC; capacitor sharing techniques; correlated level-shifting; frequency 200 MHz; frequency 93.19 MHz; power 11.4 mW; power-efficient pipelined flash-SAR ADC; range-scaling; sample-and-hold amplifier; size 65 nm; transient simulations; voltage 1.2 V; word length 10 bit; word length 14 bit; word length 3.5 bit; word length 5 bit; word length 7 bit; Abstracts; CMOS integrated circuits; CMOS technology; Frequency conversion; Logic gates; Switching circuits; Timing;
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2014 12th IEEE International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4799-3296-2
DOI :
10.1109/ICSICT.2014.7021241