DocumentCode :
2416779
Title :
Modeling and Simulation of Noise in Closed-Loop All-Digital PLLs using Verilog-A
Author :
Fergusson, W. Walter ; Patel, Rakesh H. ; Bereza, William
Author_Institution :
Altera Corp., San Jose
fYear :
2007
fDate :
16-19 Sept. 2007
Firstpage :
857
Lastpage :
860
Abstract :
The modeling and simulation of an all-digital PLL is presented. Verilog-A, owing to its flexibility, is used to create both behavioral and gate-level models used in system-level and circuit-based simulation. The methodology presented allows us to simulate the PLL closed-loop and accurately take into account reference phase noise, DCO phase noise, quantization noise and any excess of it, allowing us to validate our jitter budget for any given application.
Keywords :
circuit simulation; integrated circuit noise; phase locked loops; phase noise; DCO phase noise; Verilog-A; closed-loop all-digital PLL; noise modeling; noise simulation; quantization noise; reference phase noise; Charge pumps; Circuit noise; Circuit simulation; Hardware design languages; Low pass filters; Mathematical model; Noise figure; Phase locked loops; Phase noise; Quantization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2007. CICC '07. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-1623-3
Electronic_ISBN :
978-1-4244-1623-3
Type :
conf
DOI :
10.1109/CICC.2007.4405863
Filename :
4405863
Link To Document :
بازگشت