DocumentCode :
2416787
Title :
Time-Domain Modeling of a Phase-Domain All-Digital Phase-Locked Loop for RF Applications
Author :
Syllaios, Joannis L. ; Balsara, Poras T. ; Staszewski, Robert Bogdan
Author_Institution :
Univ. of Texas at Dallas Richardson, Dallas
fYear :
2007
fDate :
16-19 Sept. 2007
Firstpage :
861
Lastpage :
864
Abstract :
A new all-digital phase-locked loop (ADPLL) for RF wireless applications has recently been proposed and commercially demonstrated. It replaces conventional phase/frequency detector and charge pump with a time-to-digital converter (TDC). Analog frequency tuning of a VCO is replaced with an all-digital tuning of a digitally-controlled oscillator (DCO). In this paper, we present novel time-domain modeling and simulation techniques of the ADPLL phase detection mechanism as well as the frequency perturbation and phase noise characteristics of the DCO. The modeling principles are demonstrated for a GSM standard and validated through experimental results.
Keywords :
digital phase locked loops; frequency modulation; radio links; voltage-controlled oscillators; RF wireless applications; VCO; all-digital phase-locked loop; analog frequency tuning; digitally-controlled oscillator; time-domain modeling; time-to-digital converter; Charge pumps; Frequency conversion; Phase detection; Phase frequency detector; Phase locked loops; Phase noise; Radio frequency; Time domain analysis; Tuning; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2007. CICC '07. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-1623-3
Electronic_ISBN :
978-1-4244-1623-3
Type :
conf
DOI :
10.1109/CICC.2007.4405864
Filename :
4405864
Link To Document :
بازگشت