DocumentCode
2417614
Title
An efficient HW/SW integrated verification methodology for 3D Graphics SoC development
Author
Ho, Tsung-Yu ; Chen, Liang-Bi ; Huang, Ing-Jer
Author_Institution
Dept. of Comput. Sci. & Eng., Nat. Sun Yat-Sen Univ., Kaohsiung, Taiwan
fYear
2009
fDate
25-28 May 2009
Firstpage
927
Lastpage
931
Abstract
This paper proposes an efficient HW/SW integrated verification methodology for 3D Graphics (3DG) acceleration on SoC development. The proposed methodology is built for verifying 3DG SoC with FPGA emulation and contains a GUI analyzing tool for displaying emulation results and assisting HW/SW debugging automatically. With the verification methodology, designers can detect unobvious bugs from HW and SW modules individually and shorten the verification time during SoC integration. In this paper, we will introduce the implemented environment of 3DG SoC and elucidate significance and necessary of proposed method. For the convenience of verification, the analyzing tool that we have developed contains the functions of displaying frame results, comparing different benchmarks, recording FPGA emulation, detecting pixel color, and analyzing bug statistics. As a result, this verification methodology with analyzing tool will help designers to easily verify the complicated 3DG SoC.
Keywords
computer graphics; field programmable gate arrays; system-on-chip; 3D Graphics SoC development; FPGA emulation; GUI analyzing tool; HW/SW integrated verification methodology; Acceleration; Color; Computer bugs; Debugging; Design methodology; Emulation; Field programmable gate arrays; Graphical user interfaces; Graphics; Statistical analysis;
fLanguage
English
Publisher
ieee
Conference_Titel
Consumer Electronics, 2009. ISCE '09. IEEE 13th International Symposium on
Conference_Location
Kyoto
Print_ISBN
978-1-4244-2975-2
Electronic_ISBN
978-1-4244-2976-9
Type
conf
DOI
10.1109/ISCE.2009.5157044
Filename
5157044
Link To Document