DocumentCode :
241845
Title :
Integrated circuit interconnect system principal parameter abstract based on neural netwrok
Author :
Xinsheng Wang ; Chenxu Wang ; Yu Mingyan
Author_Institution :
Sch. of Inf. & Electr. Eng., Harbin Inst. of Technol. at Weihai, Weihai, China
fYear :
2014
fDate :
28-31 Oct. 2014
Firstpage :
1
Lastpage :
3
Abstract :
The development of integrated circuit process technology have enabled the single-chip integration of multiple analog and digital function, resulting in complex Systems-on-a-Chip (SoCs). High performance SoC designs have been made feasible by the increased speed and higher density available in nanometer process. A major result of the driver towards ever smaller transistor and interconnect scale is an exponential increase in intra-die and intra-wafer process variations. Process variation has a direct impact on circuit performance. Thus, designers hope than they should evaluate the performance impact based on statistical timing analysis in design stage. However, when the spatial correlation of process parameters is taken into consideration, the parameter correlation structure becomes even more complicated. The paper proposed an integrated circuit interconnect system principal parameter extraction method, which is based on neural network technology. The simulation results prove the method proposed in this paper validity.
Keywords :
integrated circuit design; integrated circuit interconnections; neural nets; semiconductor technology; system-on-chip; SoC design; integrated circuit interconnect; intra-die process; intra-wafer process; neural network; principal parameter extraction; single-chip integration; systems-on-a-chip; Abstracts; Delays; Neural networks; Permittivity;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2014 12th IEEE International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4799-3296-2
Type :
conf
DOI :
10.1109/ICSICT.2014.7021345
Filename :
7021345
Link To Document :
بازگشت