Title :
A systematic design methodology for yield-driven near-threshold SRAM design
Author :
Chengzhi Jiang ; Zuochang Ye ; Yan Wang
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
Abstract :
8-T cell is proposed to improve stability and low-voltage operation in high-speed SRAM caches. However, the robustness consideration of near threshold SRAM design has not been included in the mainstream design methodology. In this work, taking 8-T cell as an example, it is the first time such a systematic design methodology guided by efficient yield analysis is applied to improve variability tolerance in high-speed SRAM operation. We draw support from the efficient form of importance sampling and boundary searching methods in order to get our design guide for a better yield. With our method, array-level 8-T SRAM design can work under near-threshold supply voltage with good performance and acceptable failure rate.
Keywords :
SRAM chips; cache storage; circuit stability; integrated circuit design; array-level 8T SRAM cell design; boundary searching method; high-speed SRAM cache; near-threshold supply voltage; sampling searching method; stability; systematic design methodology; variability tolerance improvement; yield-driven near-threshold SRAM design; Design methodology; Monte Carlo methods; Noise; SRAM cells; Threshold voltage; Transistors;
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2014 12th IEEE International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4799-3296-2
DOI :
10.1109/ICSICT.2014.7021354