DocumentCode :
2421004
Title :
A method to design ternary multiplexers controlled by ternary signals based on SUS-LOC
Author :
Sipos, E. ; Oltean, G. ; Miron, C.
Author_Institution :
Tech. Univ. of Cluj-Napoca, Cluj-Napoca
Volume :
3
fYear :
2008
fDate :
22-25 May 2008
Firstpage :
402
Lastpage :
407
Abstract :
In this paper, a method to design ternary multiplexers with any number of inputs is presented. The basic circuit used to design all ternary multiplexers is the 3-to-1 multiplexer. Starting from the basic multiplexer in binary, we design and simulate the 3-to-1 multiplexer. The multiplexer is built with the basic ternary functions such minimum and maximum. The control circuit of the 3-to-1 multiplexer is design with ternary circuits too, called indicators of logical level. Using one or more 3-to-1 ternary multiplexers, the ternary multiplexers with any number of inputs can be designed. All multiplexers are realized using Supplementary Symmetrical LOgic Circuit Structure (SUS-LOC). The operation of the multiplexers was proved by simulation in the Orcad environment.
Keywords :
circuit simulation; logic circuits; logic design; multiplying circuits; 3-to-1 multiplexer; Orcad environment; SUS-LOC; control circuit; supplementary symmetrical logic circuit structure; ternary circuits; ternary multiplexers; ternary signals; CMOS logic circuits; CMOS technology; Circuit simulation; Design methodology; Multiplexing; Multivalued logic; Power supplies; Signal design; Transistors; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Automation, Quality and Testing, Robotics, 2008. AQTR 2008. IEEE International Conference on
Conference_Location :
Cluj-Napoca
Print_ISBN :
978-1-4244-2576-1
Electronic_ISBN :
978-1-4244-2577-8
Type :
conf
DOI :
10.1109/AQTR.2008.4588952
Filename :
4588952
Link To Document :
بازگشت