DocumentCode
24235
Title
High-Accuracy Fixed-Width Booth Multipliers Based on Probability and Simulation
Author
Wen-Quan He ; Yuan-Ho Chen ; Shyh-Jye Jou
Author_Institution
Electron. Eng. Dept., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume
62
Issue
8
fYear
2015
fDate
Aug. 2015
Firstpage
2052
Lastpage
2061
Abstract
This study developed a high accuracy dynamic error-compensation circuit for fixed-width Booth multipliers based on probability and computer simulation (PACS). PACS begins by generating several potential solutions based on both conditional and expected probability, whereupon the accuracy of the solutions is verified using computer simulation and the solution with the highest accuracy is selected. In addition to being highly accurate, the proposed PACS approach is area-effective. This study used the TSMC 0.18-μm CMOS to fabricate a 16-bit Booth multiplier with an operating frequency of 100 MHz and power consumption of 6.7 mW.
Keywords
CMOS logic circuits; error compensation; multiplying circuits; probability; CMOS process; conditional probability; dynamic error compensation circuit; expected probability; fixed-width booth multiplier; high accuracy Booth multiplier; power 6.7 mW; size 0.18 mum; word length 16 bit; Accuracy; Adders; Arrays; Computer simulation; Integrated circuit modeling; Picture archiving and communication systems; Power demand; Booth encoder; dynamic error-compensation; fixed-width multiplier; mathematical probable model;
fLanguage
English
Journal_Title
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher
ieee
ISSN
1549-8328
Type
jour
DOI
10.1109/TCSI.2015.2440731
Filename
7166389
Link To Document