DocumentCode :
2424716
Title :
Power efficient processor architecture and the cell processor
Author :
Hofstee, H. Peter
Author_Institution :
Server & Technol. Group, IBM, White Plains, NY, USA
fYear :
2005
fDate :
12-16 Feb. 2005
Firstpage :
258
Lastpage :
262
Abstract :
This paper provides a background and rationale for some of the architecture and design decisions in the cell processor, a processor optimized for compute-intensive and broadband rich media applications, jointly developed by Sony Group, Toshiba, and IBM. The paper discusses some of the challenges microprocessor designers face and provides motivation for performance per transistor as a reasonable first-order metric for design efficiency. Common microarchitectural enhancements relative to this metric are provided. Also alternate architectural choices and some of its limitations are discussed and non-homogeneous SMP as a means to overcome these limitations is proposed.
Keywords :
cellular radio; microprocessor chips; power supply circuits; architecture decision; cell processor; design decision; media applications; microarchitectural enhancement; microprocessor design; nonhomogeneous SMP; CMOS technology; Computer architecture; Delay; Design optimization; Frequency measurement; Microarchitecture; Microprocessors; Process design; Software performance; Time measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High-Performance Computer Architecture, 2005. HPCA-11. 11th International Symposium on
ISSN :
1530-0897
Print_ISBN :
0-7695-2275-0
Type :
conf
DOI :
10.1109/HPCA.2005.26
Filename :
1385948
Link To Document :
بازگشت