DocumentCode
2424887
Title
Improving multiple-CMP systems using token coherence
Author
Marty, Michael R. ; Bingham, Jesse D. ; Hill, Mark D. ; Hu, Alan J. ; Martin, Milo M K ; Wood, David A.
Author_Institution
Dept. of Comput. Sci., Wisconsin Univ., Madison, WI, USA
fYear
2005
fDate
12-16 Feb. 2005
Firstpage
328
Lastpage
339
Abstract
Improvements in semiconductor technology now enable chip multiprocessors (CMPs). As many future computer systems will use one or more CMPs and support shared memory, such systems will have caches that must be kept coherent. Coherence is a particular challenge for multiple-CMP (M-CMP) systems. One approach is to use a hierarchical protocol that explicitly separates the intra-CMP coherence protocol from the inter-CMP protocol, but couples them hierarchically to maintain coherence. However, hierarchical protocols are complex, leading to subtle, difficult-to-verify race conditions. Furthermore, most previous hierarchical protocols use directories at one or both levels, incurring indirections - and thus extra latency - for sharing misses, which are common in commercial workloads. In contrast, this paper exploits the separation of correctness substrate and performance policy in the recently-proposed token coherence protocol to develop the first M-CMP coherence protocol that is flat for correctness, but hierarchical for performance. Via model checking studies, we show that flat correctness eases verification. Via simulation with micro-benchmarks, we make new protocol variants more robust under contention. Finally, via simulation with commercial workloads on a commercial operating system, we show that new protocol variants can be 10-50% faster than a hierarchical directory protocol.
Keywords
formal verification; microprocessor chips; multiprocessing systems; protocols; chip multiprocessors; hierarchical protocol; inter-CMP protocol; intra-CMP coherence protocol; model checking; multiple-CMP systems; semiconductor technology; shared memory; token coherence protocol; Coherence; Computer architecture; Computer science; Delay; Information science; Proposals; Protocols; Read-write memory; Robustness; Safety;
fLanguage
English
Publisher
ieee
Conference_Titel
High-Performance Computer Architecture, 2005. HPCA-11. 11th International Symposium on
ISSN
1530-0897
Print_ISBN
0-7695-2275-0
Type
conf
DOI
10.1109/HPCA.2005.17
Filename
1385955
Link To Document