Title :
Low-capture-power at-speed testing using partial launch-on-capture test scheme
Author :
Chen, Zhen ; Xiang, Dong
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
Abstract :
Most previous DFT-based techniques for low-capture-power broadside testing can only reduce test power in one of the two capture cycles, launch cycle and capture cycle. Even if some methods can reduce both of them, they may make some testable faults in standard broadside testing untestable. In this paper, a new test application scheme called partial launch-on-capture (PLOC) is proposed to solve the two problems. It allows only a part of scan flip-flops to be active in the launch cycle and capture cycle. In order to guarantee that all testable faults in the standard broadside testing can be detected in the new test scheme, extra efforts are required to check the overlapping part. In addition, calculation of the overlapping part is different from previous techniques for the stuck-at fault testing because broadside testing requires two consecutive capture cycles. Therefore, a new scan flip-flop partition algorithm is proposed to minimize the overlapping part. Sufficient experimental results are presented to demonstrate the efficiency of the proposed method.
Keywords :
design for testability; fault diagnosis; flip-flops; logic testing; design for testing; low capture power at speed testing; low capture power broadside testing; partial launch-on-capture test scheme; scan flip-flop partition algorithm; testable faults; Circuit faults; Circuit testing; Current supplies; Delay; Fault detection; Flip-flops; Power dissipation; Software testing; Switches; Voltage;
Conference_Titel :
VLSI Test Symposium (VTS), 2010 28th
Conference_Location :
Santa Cruz, CA
Print_ISBN :
978-1-4244-6649-8
DOI :
10.1109/VTS.2010.5469590