Title :
Yield modeling using the SPIROS redundancy planner
Author_Institution :
GTE Lab., Waltham, MA, USA
Abstract :
The performance of the rule-based SPIROS system in modeling the yield of VLSI systems incorporating redundancy is discussed. SPIROS has been used in the design of four experimental VLSI circuits. Yield projections for these chips match the experimental data to within 11%, and are within 5% for one closely modeled system. The design of these systems is presented as case studies, and it is shown where the ability to model alternatives at a high level changed the choice of architecture for two of these systems
Keywords :
VLSI; circuit layout; redundancy; SPIROS redundancy planner; VLSI systems; architecture; case studies; modeling; yield; Circuits; Computer architecture; Computer science; Design automation; Fault tolerance; Fault tolerant systems; Knowledge based systems; Laboratories; Redundancy; Very large scale integration;
Conference_Titel :
Wafer Scale Integration, 1989. Proceedings., [1st] International Conference on
Conference_Location :
San Francisco, CA
Print_ISBN :
0-8186-9901-9
DOI :
10.1109/WAFER.1989.47562