Title :
Synthesis of selectively clocked skewed logic circuits
Author :
Cao, Aiqun ; Sirisantana, Naran ; Koh, Cheng-Kok ; Roy, Kaushik
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Abstract :
Skewed logic circuits with a selective clocking scheme have performance comparable to that of Domino logic, but consume much lower power. Unlike Domino, the reconvergent path problem in skewed logic circuits may be overcome without logic duplication due to the static nature of skewed logic. In this paper, we propose a novel approach that alleviates the need for logic duplication when dealing with reconvergent paths in skewed logic circuits. We also propose a dynamic programming-based heuristic to determine a low-power clocking scheme for skewed logic circuits. Experimental results show that 32% of gates in a skewed logic circuit are duplicated, whereas 69% of gates in a Domino logic circuit are duplicated. The total power saving of skewed logic over Domino logic is 32.6% on average.
Keywords :
circuit optimisation; circuit simulation; clocks; dynamic programming; logic circuits; logic design; logic gates; logic simulation; low-power electronics; Domino logic; Domino logic circuit; duplicated gates; dynamic programming-based heuristic; logic duplication; low-power clocking scheme; power consumption; power saving; reconvergent path problem; selective clocking scheme; selectively clocked skewed logic circuit synthesis; skewed logic circuits; skewed logic static nature; Circuit synthesis; Clocks; Logic circuits;
Conference_Titel :
Quality Electronic Design, 2002. Proceedings. International Symposium on
Print_ISBN :
0-7695-1561-4
DOI :
10.1109/ISQED.2002.996737