DocumentCode :
2428873
Title :
Low power VLSI architecture of Viterbi scorer for HMM-based isolated word recognition
Author :
Park, Bok-Gue ; Cho, Koon-Shik ; Cho, Jun-dong
Author_Institution :
Dept. of Electr. & Comput. Eng., SungKyunKwan Univ., South Korea
fYear :
2002
fDate :
2002
Firstpage :
235
Lastpage :
239
Abstract :
HMM-based algorithms have been successfully applied to speech recognition since HMM provides a robust modeling capability of various speech signals and maintains high recognition accuracy. Viterbi scoring that searches the best matching word by comparing input utterance with reference speech models is a major task in HMM-based speech recognition. However, due to its operation complexity, Viterbi scoring is a significant source of power and computation when it is implemented by a dedicated VLSI architecture. This paper proposes a noble low power VLSI architecture of Viterbi scorer using modified Viterbi scoring procedure and precomputing logic. This method reduced power consumption by 20% and 27% for 100 and 400 candidate word recognition, respectively, compared with a conventional architecture at a cost of at most 12% increase in area due to additional control logics. As the device shrinks, power consumption becomes more significant than chip area.
Keywords :
VLSI; Viterbi decoding; hidden Markov models; integrated circuit design; low-power electronics; maximum likelihood decoding; maximum likelihood estimation; speech recognition equipment; HMM-based algorithms; HMM-based isolated word recognition; HMM-based speech recognition; Viterbi scorer; chip area; control logics; dedicated VLSI architecture; hidden Markov model; input utterance; low power VLSI architecture; matching word search; modeling capability; modified Viterbi scoring procedure; operation complexity; power consumption; precomputing logic; reference speech models; speech recognition; speech recognition accuracy; speech signals; Automatic speech recognition; Computer architecture; Energy consumption; Hidden Markov models; Logic devices; Low pass filters; Robustness; Speech recognition; Very large scale integration; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2002. Proceedings. International Symposium on
Print_ISBN :
0-7695-1561-4
Type :
conf
DOI :
10.1109/ISQED.2002.996739
Filename :
996739
Link To Document :
بازگشت