DocumentCode :
2428954
Title :
A comprehensive layout methodology and layout-specific circuit analyses for three-dimensional integrated circuits
Author :
Alam, Syed M. ; Troxel, Donald E. ; Thompson, Carl V.
fYear :
2002
fDate :
2002
Firstpage :
246
Lastpage :
251
Abstract :
In this paper, we describe a comprehensive layout methodology for bonded three-dimensional integrated circuits (3D ICs). In bonded 3D integration technology, parts of a circuit are fabricated on different wafers, and then, the wafers are bonded with a glue layer of Cu or polymer based adhesive. Using our layout methodology, designers can layout such 3D circuits with necessary information on inter-wafer via/contact and orientation of each wafer embedded in the layout. We have implemented the layout methodology in 3DMagic. Availability of 3DMagic has led to interesting research with a wide range of layout-specific circuit analyses, from performance comparison of 2D and 3D circuits to layout-specific reliability analyses in 3D circuits. Using 3DMagic, researchers have designed and simulated an 8-bit encryption processor mapped into 2D and 3D FPGA layouts. Moreover, the layout methodology is an essential element of our ongoing research for the framework of a novel reliability computer aided design tool, ERNI-3D.
Keywords :
adhesives; circuit layout CAD; circuit simulation; cryptography; field programmable gate arrays; integrated circuit interconnections; integrated circuit layout; integrated circuit reliability; microprocessor chips; wafer bonding; 3D circuit layout; 3D integrated circuits; 3DMagic layout method implementation; 8 bit; Cu; Cu glue layer; ERNI-3D reliability computer aided design tool; FPGA layouts; bonded 3D ICs; bonded 3D integration technology; encryption processor; inter-wafer via/contact; layout methodology; layout-specific circuit analysis; layout-specific reliability analysis; performance comparison; polymer based adhesive; wafer bonding; wafer orientation; Availability; Circuit analysis; Circuit simulation; Computational modeling; Design methodology; Integrated circuit technology; Performance analysis; Polymers; Three-dimensional integrated circuits; Wafer bonding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2002. Proceedings. International Symposium on
Print_ISBN :
0-7695-1561-4
Type :
conf
DOI :
10.1109/ISQED.2002.996742
Filename :
996742
Link To Document :
بازگشت