• DocumentCode
    2429031
  • Title

    An efficient seeds selection method for LFSR-based test-per-clock BIST

  • Author

    Kalligeros, E. ; Kavousianos, X. ; Bakalis, D. ; Nikolos, D.

  • Author_Institution
    Dept. of Comput. Eng. & Inf., Patras Univ., Greece
  • fYear
    2002
  • fDate
    2002
  • Firstpage
    261
  • Lastpage
    266
  • Abstract
    Built-in self-test (BIST) is an effective approach for testing large and complex circuits. When BIST is used, a test pattern generator (TPG), a test response verifier and a BIST controller accompany the circuit under test (CUT) in the chip, creating a self-testable circuit. In this paper we propose a new algorithm for seeds selection in LFSR (linear feedback shift register) based test-per-clock BIST. The proposed algorithm uses the well-known concept of solving systems of linear equations and, based on heuristics, minimizes the number of seeds and test vectors while achieving 100% fault coverage. Experimental results indicate that it compares favorably to the other known techniques.
  • Keywords
    automatic test pattern generation; built-in self test; circuit feedback; fault diagnosis; integrated circuit testing; shift registers; BIST controller; LFSR-based test-per-clock BIST; TPG; built-in self-test; circuit under test; fault coverage; heuristics; linear equations solution; linear feedback shift registers; seeds selection; self-testable circuit; test pattern generator; test response verifier; test vectors; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Clocks; Equations; Hardware; Scholarships; System testing; Vectors;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Quality Electronic Design, 2002. Proceedings. International Symposium on
  • Print_ISBN
    0-7695-1561-4
  • Type

    conf

  • DOI
    10.1109/ISQED.2002.996747
  • Filename
    996747