DocumentCode :
2429366
Title :
Link switching: a communication architecture for configurable parallel systems
Author :
Chittor, Suresh ; Enbody, Richard
Author_Institution :
Dept. of Comput. Sci., Michigan State Univ., East Lansing, MI, USA
fYear :
1989
fDate :
22-24 March 1989
Firstpage :
386
Lastpage :
390
Abstract :
A novel class of interprocessor communication architectures for configurable systems is introduced. The communication network consists of switch elements connected in a simple, regular topology such as a ring or mesh, with multiple links running between them. Each processor element is connected to one switching element. Multiple links in conjunction with switching make it possible to realize other topologies, even those having higher connectivity. The network provides a bandwidth-connectivity tradeoff, i.e. greater connectivity can be achieved at the expense of lower bandwidth between adjacent nodes. A 1024-node, mesh-connected link switching architecture with 13 links of unit bandwidth between switching elements can be configured as a 10-D binary hypercube with unit bandwidth, a ten-level binary tree with bandwidth 6, or as a 9*9*9 mesh with bandwidth 4. The model unifies ideas from several previous architectures. Switches to implement this architecture have been designed and are being fabricated.<>
Keywords :
inter-computer links; parallel architectures; 10-D binary hypercube; bandwidth-connectivity tradeoff; binary tree; communication architecture; communication network; configurable parallel systems; mesh; processor element; ring; Bandwidth; Binary trees; Communication switching; Computer architecture; Computer science; Hardware; Hypercubes; Lattices; Network topology; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers and Communications, 1989. Conference Proceedings., Eighth Annual International Phoenix Conference on
Conference_Location :
Scottsdale, AZ, USA
Print_ISBN :
0-8186-1918-x
Type :
conf
DOI :
10.1109/PCCC.1989.37419
Filename :
37419
Link To Document :
بازگشت