Title :
VHDL-based digital circuit synthesis: a case study
Author :
Viana, Fsibio Luiz ; Damiani, Furio
Author_Institution :
Fac. of Electr. & Comput. Eng., Univ. Estadual de Campinas, Sao Paulo, Brazil
Abstract :
Present day computer-aided design of VLSI circuits calls for specifying the design at a sufficiently high level of abstraction. This approach allows the designers to describe systems in terms of a set of interacting components, which facilitates the reuse of subsystems in a complex design and reduces the design cycle. This paper describes a case study of the Description-and-Synthesis methodology for digital circuit design. Distinct digital addition algorithms were coded in VHDL and automatically synthesized using two different commercial Electronic Design Automation (EDA) environments. The resulting circuits were simulated and the overall results are shown and discussed
Keywords :
VLSI; adders; digital integrated circuits; hardware description languages; high level synthesis; integrated circuit design; integrated logic circuits; CAD; EDA environments; VHDL-based digital circuit synthesis; VLSI circuits; computer-aided design; description/synthesis methodology; digital addition algorithms; electronic design automation environments; Circuit synthesis; Computer aided software engineering; Costs; Design automation; Design methodology; Digital circuits; Electronic design automation and methodology; Instruments; Manufacturing automation; Photonics;
Conference_Titel :
Devices, Circuits and Systems, 2000. Proceedings of the 2000 Third IEEE International Caracas Conference on
Conference_Location :
Cancun
Print_ISBN :
0-7803-5766-3
DOI :
10.1109/ICCDCS.2000.869810