Title :
Shift add approach based implementation of RNS-FIR filter using modified product encoder
Author :
Reddy, Kotha Srinivasa ; Bajaj, Sumit ; Kumar, Sahoo Subhendu
Author_Institution :
Dept. of Electr. & Electron. Eng., Birla Inst. of Technol. & Sci., Pilani, India
Abstract :
In this work, two approaches to realize a finite impulse response (FIR) filter using residue number system (RNS) are proposed. The proposed implementations take advantage of shift and add approach offered by the chosen moduli set. Both the architecture were implemented using gate level Verilog HDL and are synthesized using Cadence RTL compiler in UMC 90 nm technology. The performance of the filters are compared in terms of area, power, and delay with an earlier proposed version of reconfigurable RNS FIR filter. The functionality of the filters were verified using Altera DSP Builder. These designs also uses a modified product encoder to optimize the filter performance. Results show that one of the proposed architecture significantly improves the delay, while the second approach minimizes power and area. Both implementations offer advantage in area-delay AT and power-delay-product PTP.
Keywords :
FIR filters; adders; circuit optimisation; hardware description languages; logic design; reconfigurable architectures; residue number systems; Altera DSP Builder; Cadence RTL compiler; UMC technology; area-delay AT; finite impulse response filter; gate level Verilog HDL; power-delay-product PTP; product encoder; reconfigurable RNS FIR filter; residue number system; shift add approach based implementation; size 90 nm; Adders; Computer architecture; Delays; Digital signal processing; Finite impulse response filters; Hardware; Hardware design languages; Altera DSP Builder; FIR Filter; Residue Number System; Shift and Add approach;
Conference_Titel :
TENCON 2014 - 2014 IEEE Region 10 Conference
Conference_Location :
Bangkok
Print_ISBN :
978-1-4799-4076-9
DOI :
10.1109/TENCON.2014.7022321