Title :
Impact of an LPT(II) concept with Thin Wafer Process Technology for IGBT´s vertical structure
Author :
Nakamura, Katsumi ; Oya, Daisuke ; Saito, Shoji ; Okabe, Hiroaki ; Hatade, Kazunari
Author_Institution :
Power Device Works, Mitsubishi Electr. Corp., Fukuoka, Japan
Abstract :
In this paper, for the first time, 600 ~ 6500 V IGBTs utilizing a new vertical structure of ldquoLight Punch-Through (LPT) (II)rdquo with Thin Wafer Process Technology demonstrate high total performance with low overall loss and high safety operating area (SOA) capability. This collector structure enables a wide position in the trade-off characteristics between on-state voltage (VCE(sat)) and turn-off loss (EOFF) without utilizing any conventional carrier lifetime technique. In addition, this device concept achieves a wide operating junction temperature (@218 ~ 423 K) of IGBT without the snap-back phenomena (les298 K) and thermal destruction (ges398 K). From the viewpoint of the high performance of IGBT, the breaking limitation of any Si wafer size, the proposed LPT(II) concept that utilizes an FZ silicon wafer and Thin Wafer Technology is the most promising candidate as a vertical structure of IGBT for the any voltage class.
Keywords :
carrier lifetime; insulated gate bipolar transistors; wafer-scale integration; IGBT; carrier lifetime; collector structure; light punch-through; on-state voltage; operating junction temperature; safety operating area capability; silicon wafer; snap-back phenomena; temperature 218 K to 423 K; thermal destruction; thin wafer process technology; voltage 600 V to 6500 V; Charge carrier lifetime; Diodes; Electrical safety; Insulated gate bipolar transistors; Performance loss; Research and development; Safety devices; Semiconductor optical amplifiers; Temperature; Voltage;
Conference_Titel :
Power Semiconductor Devices & IC's, 2009. ISPSD 2009. 21st International Symposium on
Conference_Location :
Barcelona
Print_ISBN :
978-1-4244-3525-8
Electronic_ISBN :
1943-653X
DOI :
10.1109/ISPSD.2009.5158060