DocumentCode :
2430770
Title :
Design and Performance Evaluation of a NoC-Based Router Architecture for MPSoC
Author :
Shrivastava, Anurag ; Pandit, Amit Kant
Author_Institution :
Sch. of ECE, Shri Mata Vaishno Devi Univ., Katra, India
fYear :
2012
fDate :
3-5 Nov. 2012
Firstpage :
468
Lastpage :
472
Abstract :
NOC is an approach in designing communication subsystems between intelligent property (IP) cores in SOC with greater efficiency. Packet switched network are being proposed as global communication architecture for future soc designs and implementation. For effective global on-chip communication, on-chip routers provide expected routing functionality with low complexity and better performance. This paper provides Analytical Design and implementation of on-chip router architecture for MPSOC, which is the concept of high efficiency architectural design.
Keywords :
industrial property; integrated circuit design; multiprocessing systems; network routing; network-on-chip; packet switching; IP core; MPSoC; NoC-based router architecture; SoC design; analytical design; communication subsystem; global communication architecture; global on-chip communication; high efficiency architectural design; intelligent property; on-chip router architecture; packet switched network; routing functionality; Computer architecture; Routing; Switches; Switching circuits; System recovery; System-on-a-chip; First In First Out (FIFO) Buffer; Network on Chip Router; Round-Robin Arbiter (RRA);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computational Intelligence and Communication Networks (CICN), 2012 Fourth International Conference on
Conference_Location :
Mathura
Print_ISBN :
978-1-4673-2981-1
Type :
conf
DOI :
10.1109/CICN.2012.85
Filename :
6375157
Link To Document :
بازگشت