DocumentCode
2434211
Title
Scheduling framework for real-time dependable NoC-based systems
Author
Tagel, Mihkel ; Ellervee, Peeter ; Jervan, Gert
Author_Institution
Dept. of Comput. Eng., Tallinn Univ. of Technol., Tallinn, Estonia
fYear
2009
fDate
5-7 Oct. 2009
Abstract
Technology scaling into subnanometer range will create process variations which have impact on the overall manufacturing yield and quality. At the same time system-on-chip (SoC) complexity and communication requirements are increasing which will make a SoC designer goal to design a fault-free system a very difficult task. The dependability will be an important measure of system-on-chip design process. As a result we see a shift from bus based systems into networked systems and from traditional register transfer level (RTL) design paradigm into higher abstraction levels - high level synthesis (HLS) and system-level design. In real-time networked systems the dependability cannot be reached effectively without predictable contention free communication synthesis. In this paper, an approach that takes into account flow control unit(s) transmission latencies over actual links, is extended to cover, in addition to virtual cut-through, also wormhole switching and wormhole switching with virtual channels. The communication synthesis results are used in our proposed system-level design methodology for dependable realtime systems-on-chip.
Keywords
circuit complexity; fault tolerance; high level synthesis; integrated circuit design; network routing; network-on-chip; scheduling; HLS; SoC complexity; bus based system; communication requirement; contention free communication synthesis; fault-free system design; flow control unit transmission latency; framework scheduling; high level synthesis; networked system; process variation; real-time dependable NoC-based system; register transfer level design paradigm; subnanometer range; system-level design; system-on-chip; Communication switching; Control system synthesis; High level synthesis; Job shop scheduling; Manufacturing processes; Network synthesis; Process design; Real time systems; System-level design; System-on-a-chip;
fLanguage
English
Publisher
ieee
Conference_Titel
System-on-Chip, 2009. SOC 2009. International Symposium on
Conference_Location
Tampere
Print_ISBN
978-1-4244-4465-6
Electronic_ISBN
978-1-4244-4467-0
Type
conf
DOI
10.1109/SOCC.2009.5335670
Filename
5335670
Link To Document