DocumentCode :
2434267
Title :
Flexible DOR routing for virtualization of multicore chips
Author :
Skeie, Tor ; Sem-Jacobsen, Frank Olaf ; Rodrigo, Samuel ; Flich, Jose ; Bertozzi, Davide ; Medardoni, Simone
Author_Institution :
Simula Res. Lab., Networks & Distrib. Syst., Lysaker, Norway
fYear :
2009
fDate :
5-7 Oct. 2009
Abstract :
The expected increase in number of cores on a single chip leads to the necessity of high-performance on chip interconnects (NoC). Furthermore, in order to fully utilize the abundance of cores, the chip is expected to support a number of applications running on the chip simultaneously. It is therefore necessary to partition the chip to support numerous applications without any risk of interference between them. The success of this depends on the flexibility of the underlying routing algorithm. This paper presents a flexible routing algorithm based on dimension ordered routing, which supports a large variety of irregular (2-D and 3-D) mesh topologies. The algorithm provides high efficiency at very low additional complexity, as is confirmed by experimental results.
Keywords :
integrated circuit interconnections; network-on-chip; dimension order routing; mesh topologies; multicore chips virtualization; on chip interconnects; routing algorithm; Delay; Energy consumption; Interference; Multicore processing; Network topology; Network-on-a-chip; Parallel architectures; Partitioning algorithms; Routing; Virtual machining;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2009. SOC 2009. International Symposium on
Conference_Location :
Tampere
Print_ISBN :
978-1-4244-4465-6
Electronic_ISBN :
978-1-4244-4467-0
Type :
conf
DOI :
10.1109/SOCC.2009.5335673
Filename :
5335673
Link To Document :
بازگشت