DocumentCode :
2435692
Title :
Thermal mismatch induced reliability issues for Cu filled through-silicon vias
Author :
De Messemaeker, Joke ; Croes, Kristof ; Vandevelde, Bart ; Velenis, Dimitrios ; Redolfi, Augusto ; Jourdain, Anne ; Beyer, Gerald ; Swinnen, Bart ; Beyne, Eric ; DeWolf, Ingrid
Author_Institution :
Imec, Kapeldreef 75, 3001 Heverlee, Belgium
fYear :
2012
fDate :
17-20 Sept. 2012
Firstpage :
1
Lastpage :
3
Abstract :
This paper reports on experiments assessing 3 potential impacts and reliability risks induced by the thermal mismatch between Cu and Si in Cu filled through-silicon via (TSV) integration in 3D technology. The results show that (1) the Cu stress is a higher contributor to stress in the Si than FEOL film edge effects induced by TSV etch; (2) Cu extrusion induced by BEOL processing does not lead to severe delamination/cracking in low-k BEOL layers above the TSV; (3) stress induced at the TSV bottom does not cause visible damage to the liner or backside passivation after wafer thinning.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System-Integration Technology Conference (ESTC), 2012 4th
Conference_Location :
Amsterdam, Netherlands
Print_ISBN :
978-1-4673-4645-0
Type :
conf
DOI :
10.1109/ESTC.2012.6542108
Filename :
6542108
Link To Document :
بازگشت