DocumentCode :
2436000
Title :
A dynamically reconfigurable computing model for video processing applications
Author :
Vera, G. Alonzo ; Llamocca, Daniel ; Pattichis, Marios S. ; Lyke, James
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of New Mexico, Albuquerque, NM, USA
fYear :
2009
fDate :
1-4 Nov. 2009
Firstpage :
327
Lastpage :
331
Abstract :
We introduce an idealized dynamically reconfigurable computing model that is suitable for applications in video processing applications. Dynamically reconfigurable computing is characterized by a dynamic data path which has been made possible with the partial reconfiguration feature available in modern FPGA devices. Dynamically reconfigurable computing design leads to a multi-objective optimization model with constraints on power, performance and resources. We provide a review of recent reconfigurable computing applications reported by different groups and propose a new model for dynamically reconfigurable video processing applications. We provide model measurements for reconfiguration time overhead, static and reconfiguration power consumption.
Keywords :
field programmable gate arrays; optimisation; reconfigurable architectures; signal processing equipment; video signal processing; FPGA device; dynamic data path; dynamically reconfigurable computing model; multiobjective optimization model; partial reconfiguration feature; reconfiguration power consumption; video processing application; Computer applications; Constraint optimization; Design optimization; Energy consumption; Field programmable gate arrays; Power measurement; Time measurement; DIP; DSP; Dynamic Reconfiguration; FPGAs; component;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2009 Conference Record of the Forty-Third Asilomar Conference on
Conference_Location :
Pacific Grove, CA
ISSN :
1058-6393
Print_ISBN :
978-1-4244-5825-7
Type :
conf
DOI :
10.1109/ACSSC.2009.5470086
Filename :
5470086
Link To Document :
بازگشت