DocumentCode :
2438851
Title :
A comparative analysis of symmetric and asymmetric dual-k spacer FinFETs from device and circuit perspectives
Author :
Pal, Pankaj Kumar ; Kaushik, B.K. ; Anand, B. ; Dasgupta, S.
Author_Institution :
Electron. & Commun. Eng. Dept., Indian Inst. of Technol. Roorkee, Roorkee, India
fYear :
2015
fDate :
2-4 March 2015
Firstpage :
594
Lastpage :
598
Abstract :
High permittivity materials have considered as a key enabler in nano-scaled underlap devices to achieve better electrostatic control. However, the enhanced fringing capacitance inherently associated with high-k materials poses several design challenges that limits its usage in high-performance (HP) circuits applications. To simultaneously improve the device and circuit performance, dual-k architecture had been proposed in terms of symmetric and asymmetric architectures. For specific SRAM applications, both the symmetric (SymD-k) and asymmetric (AsymD-kS) architectures performed better than the conventional low-k and purely high-k devices. The performance improvement in AsymD-kS based SRAM cell is due to its asymmetric nature that helps in adjusting the pull-up (PR) and cell-ratio (CR). Contradictorily, the improvements in SymD-k cell are attributed to the enhanced electrostatic integrity that increases SNMs without affecting PR and CR. Therefore, an in-depth comparative analysis between symmetric and asymmetric dual-k spacer architectures are utmost required that helps in understanding their respective electrostatics and its influence on HP circuit/SRAM applications. For the first time, this paper distinguishes the competing effects of symmetric and asymmetric dual-k spacer structures.
Keywords :
MOSFET; SRAM chips; high-k dielectric thin films; low-k dielectric thin films; AsymD-kS architectures; AsymD-kS based SRAM cell; SNM; SRAM applications; SymD-k architectures; asymmetric architectures; asymmetric dual-k spacer FinFET; asymmetric dual-k spacer architectures; cell-ratio; dual-k architecture; electrostatic control; enhanced electrostatic integrity; enhanced fringing capacitance; high permittivity materials; high-k materials; high-performance circuits applications; nanoscaled underlap devices; pull-up; Computer architecture; Electrostatics; FinFETs; High K dielectric materials; Logic gates; Performance evaluation; Permittivity; Comparative analysis; Fin field effect transistor (FinFET); dual-k spacers; electrostatic integrity; fringe capacitance; short channel effects (SCEs); spacer engineering; underlap device;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2015 16th International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4799-7580-8
Type :
conf
DOI :
10.1109/ISQED.2015.7085494
Filename :
7085494
Link To Document :
بازگشت