DocumentCode :
2438903
Title :
X-masking during logic BIST and its impact on defect coverage
Author :
Tang, Yuyi ; Wunderlich, Hans-Joachim ; Vranken, Harald ; Hapke, Friedrich ; Wittke, M. ; Engelke, Piet ; Polian, Ilia ; Becker, Bemd
Author_Institution :
Inst. of Comput. Archit. & Comput. Eng., Stuttgart Univ., Germany
fYear :
2004
fDate :
26-28 Oct. 2004
Firstpage :
442
Lastpage :
451
Abstract :
We present a technique for making a circuit ready for logic BIST by masking unknown values at its outputs. In order to keep the silicon area cost low, some known bits in output responses are also allowed to be masked. These bits are selected based on a stuck-at n-detection based metric, such that the impact of masking on the defect coverage is minimal. An analysis based on a probabilistic model for resistive short defects indicates that the coverage loss for unmodeled defects is negligible for relatively low values of n.
Keywords :
built-in self test; logic testing; probability; X-masking; defect coverage; logic BIST; output response; probabilistic model; resistive short defects; stuck-at n-detection based metric; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Clocks; Costs; Logic circuits; Logic testing; Silicon; XML;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2004. Proceedings. ITC 2004. International
Print_ISBN :
0-7803-8580-2
Type :
conf
DOI :
10.1109/TEST.2004.1386980
Filename :
1386980
Link To Document :
بازگشت