DocumentCode :
243908
Title :
Where is the Achilles Heel under Circuit Aging
Author :
Sutaria, Ketul ; Ramkumar, A. ; Rongjun Zhu ; Yu Cao
Author_Institution :
Sch. of Electr., Comput. & Energy Eng., Arizona State Univ., Tempe, AZ, USA
fYear :
2014
fDate :
9-11 July 2014
Firstpage :
278
Lastpage :
279
Abstract :
The degradation of IC reliability is usually a gradual process, only causing moderate increase in the failure rate over time. However, under some specific circumstance, the degradation rate can be dramatically accelerated, leading to some catastrophic phenomena in digital and analog designs. Based on silicon data, this paper highlights such critical conditions, including severe frequency shift under DVS, asymmetric aging due to clock gating, and bias runaway. The analysis and solutions to these issues are vitally important to reliable IC design practice.
Keywords :
ageing; analogue integrated circuits; digital integrated circuits; integrated circuit design; integrated circuit reliability; negative bias temperature instability; IC design; IC reliability; analog design; asymmetric aging; bias runaway; bias temperature instability; circuit aging; clock gating; degradation rate; digital design; dynamic voltage scaling; frequency shift; hot-carrier injection; Aging; Clocks; Human computer interaction; Logic gates; Reliability; Stress; Voltage control; BTI; DVS; HCI; asymmetric aging; bias runaway; circuit aging;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2014 IEEE Computer Society Annual Symposium on
Conference_Location :
Tampa, FL
Print_ISBN :
978-1-4799-3763-9
Type :
conf
DOI :
10.1109/ISVLSI.2014.106
Filename :
6903375
Link To Document :
بازگشت