DocumentCode :
243923
Title :
Diagnosis of Gate Delay Faults in the Presence of Clock Delay Faults
Author :
Higami, Yoshinobu ; Takahashi, Hiroki ; Kobayashi, Shin-ya ; Saluja, Krishan Kumar
Author_Institution :
Grad. Sch. of Sci. & Eng., Ehime Univ., Matsuyama, Japan
fYear :
2014
fDate :
9-11 July 2014
Firstpage :
320
Lastpage :
325
Abstract :
This paper presents a diagnosis method for gate delay faults in the presence of clock delay faults. The method deduces candidate faults using a single gate delay fault dictionary and a single clock delay fault dictionary, which contain the information of latest transition time of signals as well as output logic values. To reduce the diagnostic ambiguity we remove those faults from the candidate fault list which provide a contradiction between the circuit responses and responses stored in the dictionary. Since the dictionary is not generated by considering the simultaneous existence of a gate delay fault and a clock delay fault, some heuristic parameters are introduced in order to compensate the difference between the dictionaries and the responses in a circuit under diagnosis.
Keywords :
clocks; delay circuits; fault diagnosis; flip-flops; integrated circuit testing; flip-flops; gate delay fault diagnosis; heuristic parameters; single clock delay fault dictionary; single gate delay fault dictionary; Circuit faults; Clocks; Delays; Dictionaries; Equations; Integrated circuit modeling; Logic gates; Clock Delay; Delay Faults; Diagnosis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2014 IEEE Computer Society Annual Symposium on
Conference_Location :
Tampa, FL
Print_ISBN :
978-1-4799-3763-9
Type :
conf
DOI :
10.1109/ISVLSI.2014.60
Filename :
6903383
Link To Document :
بازگشت