DocumentCode :
243926
Title :
Configurable Architecture for Double/Two-Parallel Single Precision Floating Point Division
Author :
Jaiswal, Manish K. ; Cheung, Ray C. C. ; Balakrishnan, Mahesh ; Paul, Kolin
Author_Institution :
Dept. of EE, City Univ. of Hong Kong, Hong Kong, China
fYear :
2014
fDate :
9-11 July 2014
Firstpage :
332
Lastpage :
337
Abstract :
This paper presents a dynamically configurable and area-efficient multi-precision architecture for Floating Point (FP) division. FP division is a core arithmetic in scientific and engineering domain. We propose an architecture for double precision (DP) division which is also capable of processing dual (two-parallel) single precision (SP) computation, named as DPdSP FP divider. The architecture is based on series expansion methodology ofcomputing division. Key components involved in the floatingpoint division architecture are re-designed in order to efficiently enable the resource sharing and tune the data-path for processing both precision operands with minimum hardware overhead. We have targeted the proposed architecture using "OSUcells Cell Library" 0.18μm technology ASIC implementation. Compared to a standalone double precision divider, the proposed dual modeunified architecture needs ≈ 7% extra hardware, with ≈ 5% delay overhead. When compared to the previous work in literature, the proposed dual mode architecture out-perform them in terms of required area, throughput, and area × delay, has smaller area & delay overhead over only DP divider, and has more computational support.
Keywords :
application specific integrated circuits; floating point arithmetic; integrated circuit design; ASIC implementation; OSUcells Cell Library technology; configurable architecture; double precision divider; double single precision floating point division; multiprecision architecture; size 0.18 mum; two-parallel single precision floating point division; Adders; Data mining; Delays; Hardware; Multiplexing; Table lookup; ASIC; Dynamic Configurable Computing; Floating Point Division; Multi-precision Arithmetic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2014 IEEE Computer Society Annual Symposium on
Conference_Location :
Tampa, FL
Print_ISBN :
978-1-4799-3763-9
Type :
conf
DOI :
10.1109/ISVLSI.2014.45
Filename :
6903385
Link To Document :
بازگشت