Title :
An assigned-buffer ATM switching architecture
Author :
Jajszczyk, Andrzej ; Roszkiewicz, Michal
Author_Institution :
Franco-Polish Sch. of New Inf. & Commun. Technol., Poznan, Poland
Abstract :
There has been a great technological advancement in microelectronics and communications, which forces, among others, investigations on ATM switching architectures. Researchers keep on searching an efficient architecture, able to perform at a wide range of traffic loads and patterns, ensuring both minimum probability of cell loss as well as minimum cell delay. The authors propose one more architecture. The main goal is to create an architecture capable of operating at very high data rates. As the result, the switch uses the fastest method of buffer management, and is characterized by sufficiently low probability of blocking and short delay time. Appropriate simulation results are presented and some implementation issues are discussed
Keywords :
asynchronous transfer mode; buffer storage; delays; probability; telecommunication traffic; assigned-buffer ATM switching architecture; buffer management; cell delay; cell loss; delay time; high data rates; implementation; minimum probability; traffic loads; traffic patterns; Asynchronous transfer mode; Buffer storage; Communication switching; Communications technology; Delay effects; Microelectronics; Probability; Switches; Throughput; Traffic control;
Conference_Titel :
INFOCOM '95. Fourteenth Annual Joint Conference of the IEEE Computer and Communications Societies. Bringing Information to People. Proceedings. IEEE
Conference_Location :
Boston, MA
Print_ISBN :
0-8186-6990-X
DOI :
10.1109/INFCOM.1995.515853