Title :
Congestion Aware High Level Synthesis Combined with Floorplanning
Author :
Wu, Junhua ; Ma, Chunmei ; Huang, Baogui
Author_Institution :
Coll. of Comput. Sci., Qufu Normal Univ., Qufu
Abstract :
As VLSI gets large and complicated, routing congestion becomes more and more difficult to handle. In the traditional design flow, very little physical information is available at the high-level synthesis stage. To decrease the routing congestion and improve circuitpsilas performance, we propose a routing congestion aware high level synthesis method, which is based on simulated annealing (SA) algorithm. The method has two loops, the inner loop is a practical iteration, and the outer loop is a gradually cooling process. After the high level synthesis, we accept or reject the new result according to the cost function value which is obtained by fore-placement. Experimental results show that our method is more effective than traditional method and CRSF (congestion driven re-synthesis after floorplanning ) algorithm.
Keywords :
VLSI; circuit layout; circuit optimisation; electronic engineering computing; high level synthesis; network routing; simulated annealing; VLSI; cost function value; floorplanning; routing congestion aware high level synthesis; simulated annealing; Computational intelligence; Computer industry; Conferences; Cost function; Delay; High level synthesis; Integrated circuit interconnections; Routing; Very large scale integration; Wires;
Conference_Titel :
Computational Intelligence and Industrial Application, 2008. PACIIA '08. Pacific-Asia Workshop on
Conference_Location :
Wuhan
Print_ISBN :
978-0-7695-3490-9
DOI :
10.1109/PACIIA.2008.205