DocumentCode :
2443491
Title :
Coherent interconnect/substrate modeling using SPACE - an experimental study
Author :
Schrik, E. ; van Genderen, A.J. ; Van Der Meijs, N.P.
Author_Institution :
DIMES, Delft Univ. of Technol., Netherlands
fYear :
2003
fDate :
16-18 Sept. 2003
Firstpage :
585
Lastpage :
588
Abstract :
The functionality of modern ICs increasingly suffers from substrate noise. Digital transistors switching at high frequencies are known to induce substrate noise through their bulk contacts. In addition, interconnects carrying aggressive, high-frequency signals are known to induce substrate noise through their capacitive coupling with the substrate. In this paper, we describe how our layout-to-circuit extractor SPACE builds a coherent interconnect/substrate model from a layout. The result is a comprehensive circuit model which can immediately be simulated by a regular circuit simulator. We evaluate our modeling approach by extracting a ring-oscillator layout and simulating the resulting circuit with HSPICE. We have done extractions, under varying conditions; the simulation results give practical insight into relevant substrate noise phenomena.
Keywords :
circuit simulation; coupled circuits; integrated circuit interconnections; integrated circuit modelling; integrated circuit noise; HF digital transistor switching; coherent interconnect/substrate modeling; interconnect/substrate capacitive coupling; layout-to-circuit extractor; ring-oscillator; substrate noise; Circuit noise; Circuit simulation; Clocks; Coupling circuits; Frequency; Integrated circuit interconnections; Integrated circuit noise; Noise level; Packaging; Space technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Solid-State Device Research, 2003. ESSDERC '03. 33rd Conference on
Conference_Location :
Estoril, Portugal
Print_ISBN :
0-7803-7999-3
Type :
conf
DOI :
10.1109/ESSDERC.2003.1256944
Filename :
1256944
Link To Document :
بازگشت