Title :
Low Power Trellis Decoder with Overscaled Supply Voltage
Author :
Liu, Yang ; Zhang, Tong ; Hu, Jiang
Author_Institution :
ECSE Dept., Rensselaer Polytech. Inst., Troy, NY
Abstract :
This paper is interested in applying voltage over-scaling (VOS) to reduce trellis decoder energy consumption, where the key issue is how to minimize the decoding performance degradation due to VOS-induced errors. Based on the fact that the integrity of different bits in the trellis state metric has (largely) different effect on the overall trellis decoding performance, we proposed an importance-aware clock skew scheduling technique that assigns those more important bits with longer timing slacks and hence better immunity to VOS-induced errors. This will provide system-level tolerance to VOS-induced errors in trellis decoders. With Viterbi and Max-Log-MAP decoders as test vehicles, we demonstrated that about 30% energy savings on trellis state metric computation can be realized with negligible decoding performance degradation
Keywords :
Viterbi decoding; energy consumption; errors; maximum likelihood decoding; minimisation; scheduling; trellis codes; Max-Log-MAP decoder; VOS; Viterbi decoder; clock skew scheduling technique; energy consumption; induced error; low power trellis decoder; trellis state metric computation; voltage over-scaling; Clocks; Decoding; Degradation; Energy consumption; Processor scheduling; Testing; Timing; Vehicles; Viterbi algorithm; Voltage;
Conference_Titel :
Signal Processing Systems Design and Implementation, 2006. SIPS '06. IEEE Workshop on
Conference_Location :
Banff, Alta.
Print_ISBN :
1-4244-0382-0
Electronic_ISBN :
1520-6130
DOI :
10.1109/SIPS.2006.352582