Title :
Carry Prediction and Selection for Truncated Multiplication
Author :
Michard, Romain ; Tisserand, Arnaud ; Veyrat-Charvillon, Nicolas
Author_Institution :
LIP, Ecole Normale Superieure de Lyon
Abstract :
This paper presents an error compensation method for truncated multiplication. From two n-bit operands, the operator produces an n-bit product with small error compared to the 2n-bit exact product. The method is based on a logical computation followed by a simplification process. The filtering parameter used in the simplification process helps to control the trade-off between hardware cost and accuracy. The proposed truncated multiplication scheme has been synthesized on an FPGA platform. It gives a better accuracy over area ratio than previous well-known schemes such as the constant correcting and variable correcting truncation schemes (CCT and VCT)
Keywords :
carry logic; field programmable gate arrays; FPGA platform; carry prediction; error compensation method; multiplication truncation; Costs; Digital signal processing; Discrete cosine transforms; Error compensation; Field programmable gate arrays; Filtering; Finite impulse response filter; Hardware; Log periodic antennas; Process control;
Conference_Titel :
Signal Processing Systems Design and Implementation, 2006. SIPS '06. IEEE Workshop on
Conference_Location :
Banff, Alta.
Print_ISBN :
1-4244-0383-9
Electronic_ISBN :
1520-6130
DOI :
10.1109/SIPS.2006.352605