Title :
A hardware architecture for accelerating neuromorphic vision algorithms
Author :
Al Maashri, Ahmed ; DeBole, M. ; Yu, C.-L. ; Narayanan, V. ; Chakrabarti, C.
Author_Institution :
Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA, USA
Abstract :
Neuromorphic vision algorithms are biologically inspired algorithms that follow the processing that takes place in the visual cortex. These algorithms have proved to match classical computer vision algorithms in classification performance and even outperformed them in some instances. However, neuromorphic algorithms suffer from high complexity leading to poor execution times when running on general purpose processors, making them less attractive for real-time applications. FPGAs, on the other hand, have become true signal processing platforms due to their lightweight, low power consumption and massive parallel computational resources. This paper describes an FPGA-based hardware architecture that accelerates an object classification cortical model, HMAX. Compared to a CPU implementation, this hardware accelerator offers 23X (89X) speedup when mapped to a single-FPGA (multi-FPGA) platform, while maintaining a classification accuracy of 92.5%.
Keywords :
biocomputing; computer vision; field programmable gate arrays; image classification; FPGA; HMAX; biologically inspired algorithms; classification performance; computer vision algorithms; general purpose processors; hardware architecture; neuromorphic vision algorithms acceleration; object classification cortical model; signal processing platforms; Accuracy; Convolvers; Correlation; Field programmable gate arrays; Finite impulse response filter; Hardware; Kernel; FPGA; Hardware; Neuromorphic Hardware Architecture; Neuromorphic vision algorithms; Signal Processing;
Conference_Titel :
Signal Processing Systems (SiPS), 2011 IEEE Workshop on
Conference_Location :
Beirut
Print_ISBN :
978-1-4577-1920-2
DOI :
10.1109/SiPS.2011.6089002