DocumentCode :
2448512
Title :
Analytical performance comparison of 2D Mesh, WK-recursive, and Spidergon NoCs
Author :
Bakhouya, M. ; Suboh, S. ; Gaber, J. ; El-Ghazawi, T.
Author_Institution :
UTBM, Belfort, France
fYear :
2010
fDate :
19-23 April 2010
Firstpage :
1
Lastpage :
6
Abstract :
Network-on-Chip (NoC) has been proposed as an alternative to bus-based schemes to achieve high performance and scalability in System-on-Chip (SoC) design. Performance analysis and evaluation of on-chip interconnect architectures are widely based on simulation which becomes computationally expensive, especially for large-scale NoCs. Recently, a Network Calculus-based methodology was proposed to analytically evaluate the performance of NoC-based architectures. In this paper, the 2D Mesh, Spidergong, and WK-recursive on-chip interconnects are analyzed using this methodology and main performance metrics, the end-to-end delay and buffer size requirements, are computed. Results are reported and show that WK outperforms the other on-chip interconnects in all considered performance metrics.
Keywords :
integrated circuit design; integrated circuit interconnections; network-on-chip; 2D mesh NoC; NoC-based architectures; SoC design; Spidergon NoC; WK-recursive NoC; bus-based scheme; calculus-based methodology; network calculus-based methodology; network-on-chip; on-chip interconnect architecture evaluation; system-on-chip design; Analytical models; Computational modeling; Computer architecture; Delay; Large-scale systems; Measurement; Network-on-a-chip; Performance analysis; Scalability; System-on-a-chip; Analytical modeling; Network calculus; Network-on-Chip; Performance evaluation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel & Distributed Processing, Workshops and Phd Forum (IPDPSW), 2010 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
978-1-4244-6533-0
Type :
conf
DOI :
10.1109/IPDPSW.2010.5470784
Filename :
5470784
Link To Document :
بازگشت