• DocumentCode
    2448880
  • Title

    VirtualScan: a new compressed scan technology for test cost reduction

  • Author

    Wang, Laung-Temg ; Wen, Xiaoqing ; Furukawa, Hiroshi ; Hsu, Fei-Sheng ; Lin, Shyh-Horn ; Tsai, Sen-Wei ; Abdel-Hafez, Khader S. ; Wu, Shianling

  • Author_Institution
    SynTest Technol. Inc., Sunnyvale, CA, USA
  • fYear
    2004
  • fDate
    26-28 Oct. 2004
  • Firstpage
    916
  • Lastpage
    925
  • Abstract
    This work describes the VirtualScan technology for scan test cost reduction. Scan chains in a VirtualScan circuit are split into shorter ones and the gap between external scan ports and internal scan chains are bridged with a broadcaster and a compactor. Test patterns for a VirtualScan circuit are generated directly by one-pass VirtualScan ATPG, in which multi-capture clocking and maximum test compaction are supported. In addition, VirtualScan ATPG avoids unknown-value and aliasing effects algorithmically without adding any additional circuitry. The VirtualScan technology has achieved successful tape-outs of industrial chips and has been proven to be an efficient and easy-to-implement solution for scan test cost reduction.
  • Keywords
    automatic test pattern generation; cost reduction; integrated circuit design; integrated circuit testing; virtual reality; VirtualScan ATPG; VirtualScan circuit; VirtualScan technology; broadcaster; compactor; external scan ports; industrial chips; internal scan chains; multicapture clocking; scan test cost reduction; Automatic test pattern generation; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Costs; Electronic equipment testing; Integrated circuit testing; Manufacturing; System testing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Test Conference, 2004. Proceedings. ITC 2004. International
  • Print_ISBN
    0-7803-8580-2
  • Type

    conf

  • DOI
    10.1109/TEST.2004.1387356
  • Filename
    1387356